搜索资源列表
taxiwork
- 介绍了基于FPGA的多功能计程车计价器的电路设计。该设计采用了可编程逻辑器件FPGA的ASIC设计,并基于超高速硬件描述语言VHDL在Xilinx公司的SpartanⅡ系列的2sc200PQ208-5芯片上编程实现了整个系统的控制部分,整个自动控制系统由四个模块构成:秒分频模块、控制模块、计量模块和译码显示模块。该设计不仅仅实现了显示计程车计费的功能,其多功能表现在它可以通过选择键选择显示计程车累计走的总路程和乘客乘载的时间。计时、计程、计费准确可靠,应用于实际当中有较好的实用价值和较高的可行性
lcd
- Spartan-3e开发板的LCD屏幕上显示-Spartan-3e development board of the LCD screen
test LED
- Spartan 3E 开发板上LED灯循环闪烁-Spartan 3E development board flashing LED lights cycle
Spartan3EStarteKiBoardUserGuide
- Spartan-3E Starte KiBoardUserGuide,xilinx入门开发板的说明书,提供了部分代码-Spartan-3E Starte KiBoardUserGuide, xilinx entry specification development board to provide some code
13-architectural-design
- xilix datasheet for spartan fpga
BGA1
- 本应用指南针对 FT256 1 mm BGA 封装的 Spartan™ -3E FPGA,讨论了低成本、四至六层、 大批量印刷电路板 (PCB) 的布局问题,同时探讨高速信号和信号完整性 (SI) 因素对低层数 PCB 布局的影响。-Application Guide for the FT256 1 mm BGA package, Spartan ™-3E FPGA, the discussion of the low-cost, four to six, high-
Simple_LCD
- 简单的Spartan 3e 上面的LCD控制程序-A simple Spartan 3e above LCD control procedures
measure_new
- 三角波参数测量,可以在spartan-3e开发板上运行-mearsure
measure
- 三角波参数测量,可以在spartan-3e开发板上运行-Triangular wave parameter measurement, you can run the spartan-3e development board
351_3
- 7 segment display for spartan3 vhdl code
32Bitaludesign
- Design of simple 32 bit alu for SPARTAN 3 paltform
dene
- simple vhdl program for spartan 3e
pulsechangecounter
- Simple up/down pulse change couter for a spartan 3E
SP305-Spartan-3
- SP305 Spartan-3 Development Platform User Guide
spartan3e_test
- Drive for ADC-DAC POR FPGA SPARTAN 3E STARTER KIT
mpdma20061023c[1].tar
- A Spartan 6 SP605 Configuration file, design including all the standard on-board components and memory interfaces.
calculator
- 这是一个设计16位计算器,运用Verilog HDL语言编写,可以实现简单的加减法计算。并且可以在Xilinx91i上仿真。其中 top.v文件为目录,calculator.v为计算器设计,display.v为显示设计,divclk.v为分频设计,keypad.v为键盘设计,并且testkeypad.v为检测程序。-design a 16-bit calculator using the Spartan 3 FPGA on the Digilent circuit board, with an
PicoBlaze
- PicoBlaze blinking LED, VHDL language, Spartan 3
calculator
- 基于赛灵思的spartan-3e开发板的语音智能计算器的设计,开发语言verilog,开发软件ISE,可以根据ucf文件理清引脚关系。应用者需要对开发板和fpga设计有一定的了解!-Development board based on Xilinx spartan-3e voice smart calculator design, development languages Verilog, developing software ISE, according to
DDS
- 基于spartan-3e开发板的DDS设计,运用了picoblaze内核编译,能在示波器上显示正弦波、方波、三角波。-Spartan-3e development board DDS-based design, the use of picoblaze kernel compilation, sine, square, triangle wave display on the oscilloscope.