搜索资源列表
asic_design
- 华为,大规模逻辑设计指导书,规格详细,包括:VHDL编写规范,Verilog编写规范,asic设计方法,同步电路设计规则,vhdl电路设计,代码可重用设计,
tongbu
- 使用VERILOG开发时钟同步算法,能够从数据信号中提取时钟信息,-Clock synchronization algorithm using VERILOG developed to extract the clock from the data signal information,
bit_synch
- 本人写的MSK解调位同步完整程序,基于QuartusII90环境,采用verilog语言编写,程序简练,可靠性高,而且暂用资源少,适合CPLD器件。文件包含仿真和说明,欢迎下载!-I write a complete program MSK demodulation bit synchronization, based on QuartusII90 environment, using verilog language, procedures, concise, high reliability
square_syn
- 平方环载波同步法FPGA实现的verilog代码-square loop carrier wave syn
delay_early_gate
- 全数字超前—滞后门符号同步算法的FPGA实现的verilog源代码-digital lead-lag syn
xor
- 电子技术基础(数字部分)Verilog同步教程 Application Note 异或门实验例程-xor
fifo
- 同步fifo的verilog代码,很好的资料,值得学习-Synchronous fifo verilog code, very good information, it is worth learning
fifo-code
- Verilog代码:同步\异步FIFO。包含格雷码计数器.-Verilog code: syncronous\asyncourous FIFO. containing gray counter.
wei
- 位同步的verilog实现,利用窄脉冲来延迟或提前相位达到同步-Verilog achieve bit synchronization using narrow pulses reach synchronization to delay or advance phase
Freq_counter_ise12migration
- 用verilog实现的一个频率计数器,可分别在不同的频率下计数(自己设定),里面有几个有用的小模块,分频,计数,显示,同步,进位等-Verilog to achieve a frequency counter, respectively, in different frequency count (set), there are several useful modules, divide, count, display, synchronization, binary, etc.
exercise3
- 用verilog实现dsp与Fpga接口的同步设计,其功能包括读写操作及四个功能模块,采用两个fifo实现不同时钟域的地址与数据的转换,在quartus ii11.0环境下运行,运行此程序之前需运行将调用fifo。-Dsp using verilog achieve synchronization with Fpga interface design, its features include read and write operations and four functional modul
code
- 基于Verilog HDL 1、div为分频模块,晶振50M,目的是得到1HZ 2、cnt为异步清零,同步加载,同步使能的十二进制计数器。-4-Bit Binary Up Counter with Asynchronous Clear, Synchronous Load, and Asynchronous En.
FIFO--verilog
- 同步jk触发器 实现10进制 简单易懂-jk
yuandaima
- 以GPS为时间基准,实现多传感器器数据同步采集,整合信息后发送 VERILOG语言编写 QUARTUS II环境-GPS-time basis, synchronized multi-sensor data acquisition, integration of information after sending VERILOG language environment QUARTUS II
counter
- verilog 写的一个增减计数器的例子,可用于位同步时钟提取中,已经经过验证,可直接添加到自己的工程中。-Verilog write an increase or decrease the counter example, can be used to extract a synchronous clock, has been validated and can be directly added to your project.
s_fifo
- 同步先见先出缓冲器。用一个时钟。用Verilog HDL实验的。-Synchronization seer, first-out buffer. With a clock. Experiment with Verilog HDL.
oscillo_1
- 简单数字示波器的verilog设计,涉及到时钟同步,FIFO的配置和使用,非常适合用来学习FPGA以及熟悉quartus II 软件。(digital oscilloscope design)
wei
- 实现位同步提取的代码部分,使用Verilog语言编程。(Implementing the code part of the bit synchronization extraction)
同步
- 基于FPGA的位同步算法的verilog实现(Verilog implementation of synchronization algorithm)