搜索资源列表
16QAM_verilog 使用Verilog实现全数字的16QAM调制器
- 使用Verilog实现全数字的16QAM调制器,假设载波的频率为1MHz,数据比特率为100kbit/s.包括源代码和testbench-use verilog to realize 16qam,carrier frequency is 1MHz,data rate is 100kbit/s.including source code and testbench
verilog
- 采用用verilog语言编写的全数字锁相环的源代码。-Verilog language used by all-digital phase-locked loop' s source code.
usbFPGAconnect
- 该例程是PC机通过FX2-CY7C68013-A的USB2.0控制芯片与FPGA实现通信。其中的工程和代码包括PC机上的USB固件程序、驱动程序、上位机程序,FPGA上的VERILOG通信程序。-The routine is a PC, through the FX2-CY7C68013-A of the USB2.0 controller chip and the FPGA to achieve communication. One of the projects and code, incl
uartvhdl
- 该程序是基于UART的控制,有VHDL和verilog的源码,共有兴趣的朋友参考-The program is based on the UART' s control, there is VHDL and verilog source code, a total interest of a friend reference
verilog_UART_100MHZ
- 自己写的verilog UART程序,前仿真后仿真,下到板子里都对,ISE的-Verilog UART write your own program, before simulation after simulation, are right next to the plate yard, ISE' s
async_transmitter
- 使用Verilog编写串口发送16bits,内含补码运算;参数化编写。-verilog uart 16bits transmitter two s complement parameter code