搜索资源列表
CPLD-USB
- 基于CPLD的USB下载电缆设计.rar-CPLD-based design USB download cable. Rar
usb_Blaster_rev0.rar
- USB Blaster 为Altera 公司针对 CPLD / FPGA 推出的高速编程设备,USB Blaster for the Altera Corporation for CPLD/FPGA devices introduced high-speed programming
B.rar
- altera usb下载线原理图和cpld程序,altera usb download cable schematics and procedures cpld
TI_DSP_USB2_XDS510_Emulator.ra
- 内容包括: 仿真器原理图.rar CPLD_XDS510的源码.rar 24C01配置文件.rar XDS510 Windows驱动程序 详细制作过程说明文档 简介:介绍了基于USB2.0接口的DSP仿真器的研制方法。采用该方法,只需要设计出DSP仿真器的硬件系统和CPLD程序,USB驱动程序的设计采用TI公司提供的源程序,使得仿真器的研制十分简单易行。该仿真器通过实际产品测试,性能可靠。广大的DSP开发者可以使用本文提供的方法制作仿真器。 ,Include: schemati
EPM7256
- CPLD EPM7256原理图PCB图,已经校验,没有什么问题,制版既可。-CPLD EPM7256 Schematic diagram PCB have been checking, there was no problem with either plate.
usb_jtag
- FPGA、CPLD芯片的usb数据下载线,下载速度是并口的5位,内有原理图用程序-FPGA, CPLD chip usb data download lines, download speed is the parallel port of the five, with a schematic diagram of procedures in
MYFX2
- usb cy7c68013开发板中CPLD的源代码-USB2.0-128P to restore the I2C settings dev_io
pc
- 键盘和USB与PC机的接口程序,适用于CPLD FPGA设计中,与上位机的连接与通信-Keyboard and USB and PC-interface program for the design of CPLD FPGA with PC connectivity and communication
cp_uart_6
- 用CPLD驱动UART转USB芯片CP2102的verilog代码,与PC通信 包括CP2102的配置 驱动等-Using CPLD to drive the USB-UART CP2102 interface. verilog code, then communicate with PC, including the configuration and drivers, etc.
ATmega128
- 简要介绍: 主要芯片: CPU:ATmega128L SRAM:SR61L256BS-8 CPLD:XILINX XC95144XL SFLASH:AT45DB081B ETHERNET:CS8900A USB:PDIUSBD12 LCD:122x32 LMC62_095_M POWER:LM2596S-3.3 RS232:MAX3232 软件:RS232,SRAM,CPLD调试通过,uCosII可以运行,ethern
01171699
- 51单片机+CPLD结构,小板上集成了发光二极管,蜂鸣器,数码管,红外接收头,继电器,实时时钟,按键,AD(TLC1549),DA(TLC5615),232串口,LCD1602接口,LCD12864接口,单片机和CPLD引脚扩展接口,集成5V稳压电源,USB电源接口等功能。 -hhhhhhhhhhhhhhhhhhhhhhhhhhhhh
usb_blaster
- usb下载线usb_blaster,用于cpld\fpga等,刚刚调试完-usb download cable usb_blaster, for cpld \ fpga and so on, had just finished debugging. .
BlasterCloneRusV03
- usb blaster source code of cpld
ALTERA_USB
- altera usb制作资料 包括原理图软件及硬件程序语言-altera cpld usb Blaster
usb-device
- 这个项目是完成USB数据采集,包括下位机程序设计,上位机程序设计两个部分。主要有:driver,cpld,fx2_savefifo,pc_cilent。-This project is a complete USB data acquisition, including the lower machine programming, the host computer program to design the two parts. : Driver, cpld, fx2_savefifo, pc
cpld-usb
- usb-fpga通讯,从cpld到usb协议芯片slave fifo的通讯过程指导。-The usb-FPGA communication from the CPLD to usb protocol chip slave FIFO communication process guidance.
USB-COM-routines
- 使用CPLD实现的USB通讯与UART通讯相互转换,USB通讯速率可以达到20M 使用专用USB接口芯片cy7c68013芯片-Using CPLD implementation of USB communication and conversion between UART communication, USB communication speed can reach 20M using the dedicated USB interface chip chip cy7c68013
USB
- 使用标准VHDL编写的USB协议,可在CPLD或FPGA上实现USB功能。-use VHDL to implement USB protocol, which can be used in CPLD or FPGA
USB VHDL
- Full USB interface fo FPGA CPLD VHDL
CPLD文件
- USB_BLASTER的CPLD文件,已编译好,直接烧录即可(USB Blaster for the Altera Corporation)