搜索资源列表
1024_FFT
- 1024点FFT快速傅立叶变换,包含说明文档和VHDL源代码,16位输入/输出,带DMA功能,xilinx的ip-1024-point FFT fast Fourier transform, and includes documentation, VHDL source code, 16 input / output, with DMA function, the ip xilinx
adma
- Wishbone dma ip core
sd_audio_aic23
- SD卡和AIC23数字音频输出实验, FreeDev Audio Dsp Board采用了TI公司的TVL320AIC23 1、控制接口使用I2C,Quartus中将CS置低(器件地址0011010)。 2、数字音频接口使用了组件FreeDev_aic23,有三种测试和应用 模式,中断结合DMA方式能在NIOS II中采集和发送数据。中断信号 产生于模块中FIFO缓冲区的半满信号,读取数据端口自动清除中断 请求信号。 3、I2C IP 和FreeDev_aic23 IP分别在Qu
dma_ahb_latest.tar
- this shows the ip code for dma controller of amba ahb in vhdl.
sdcard_mass_storage_controller_latest.tar
- 基于wishbone总线的SD Card IP Core,有Verilog和VHDL两种语言版本,包含了FIFO和DMA两种实现方式,是开源的IP Core-Based on the wishbone bus SD Card IP Core, there are two language versions of Verilog and VHDL, including the FIFO and DMA implemented in two ways, is open source IP Core
AlterA8237IPcoreshost
- Altera公司可编程DMA控制器A8237的IP核host_dec模块-Altera, The Programmable DMA controller IP core host_dec module A8237
VGA_Controller
- 这个文件简直太好了,是个ip,费了好大的力气弄好的,可以挂在avalon总线上,用dma的方式将数据弄处理放在vga上进行显示。-This file is simply too good to be a ip, take a great effort things right, you can hang in the avalon bus, with the way the data get dma handle on the vga on the display.
dma_0
- SOPC系统编译的DMA的Verilog代码-DMA IP core in SOPC
wb_dma_latest.tar
- 这是一个简单IP核的DMA桥,他有两个WISHBONE接口,该平台可实现在两个相同或不同接口之间DMA数据的搬运。-This is a simple DMA/Bridge IP core. It has two WISHBONE interface. It can perform DMA transfers between the two interfaces or on the same interfaces.
A8237
- Altera Quartus Megacore of A8237 (DMA Controller). Published by Altera for free after the IP Megacore portfolio has changed.
xilinx_pcie_dma_driver
- xilinx官方给的PCI Express DMA IP核的Linux下的驱动代码,以及代码文档-PCI Express DMA IP core of Linux driver code official to under xilinx, and code documentation
xapp1052
- ML605开发版 生成IP核的时候选择250MHZ pcie2.0 X4 5Gb/s 其他参考PDF文档。(When the ML605 development version generates the IP kernel, select 250MHZ pcie2.0 X4 5Gb/s Other reference PDF documents.)
AXI-HP-ZYNQ
- 用Vivado IPI搭建的Zynq-7000 PS到PL通信过程,使用了AXI-HP接口,利用AXI-DMA IP实现直接读写DDR的过程,软件可以配置传输尺寸。(The Zynq-7000 PS to PL communication process is built by Vivado IPI. AXI-HP interface is used, and AXI-DMA IP is used to read and write DDR directly. The software can
eetop.cn_kc705
- Xilinx PCIE IP核的应用例程,带DMA,有V6和KC705的应用(Xilinx PCIE IP DMA example)
Breeze_STM32_CAN_485_20140312
- 该程序基于STM32F103ZET6平台,集成DMA,IIC,SPI,UART,CAN,485驱动通过W5100实现基于TCPIP的远程组网,CAN/485控制,并通过LCD(驱动芯片ST7920)实时显示(本例程不包含GUI)(The program, based on the STM32F103ZET6 platform, integrates DMA, IIC, SPI, UART, CAN, and 485 drives a TCPIP based remote networking t