搜索资源列表
s3esk_authentication
- 基于spartan3e的串口调试和检测程序,可直接烧写,检测结果将同时通过LCD显示出来
uart
- 采用VHDL语言编写的串口驱动程序,已调试通过,能够实现同PC机的数据传输,可读性好,可移植性好-VHDL language using the serial driver has been debugged, to achieve the same PC, the data transmission, readable and portable
uart
- 利用串口调试助手是实现pc机和fpga的串口通信功能,程序附注释。-Debug Assistant is achieved using serial pc machine and fpga serial communication function, the program annotated.
uart_EP3C16_FIFO
- Verilog编写的串口RS232收发字符串程序,使用FIFO作为数据缓冲区,有效收发字符串长度为256字节,解决了利用串口调试工具与FPGA通讯只能收发单字节的问题.-Programs for uart/RS232, it can receive and transmit strings.
Quartusrs232
- 串口通讯,与硬件联通调试过,收发程序是分开的。-Serial Communication
serial
- 该程序用vhdl 编写,模拟串口工作,对上位机发送数据在串口调试工具下显示,接受上位机数据在数码管上显示-Vhdl prepared to use the program to simulate the serial port work, send data to the PC serial port debug tools in the next showed that IPC data in digital tube display
SOPC_UART
- altera公司的ep1c240c8n,串口调试程序vhdl\nios ii8.0代码等-altera company ep1c240c8n, serial debugger vhdl \ nios ii8.0 code. .
Verilog_uart
- 异步通讯串口调试程序,用VERILOG写的,保证能用-Asynchronous communications serial port debugger, using VERILOG written assurance can be used
uart
- 本模块的功能是验证实现和PC机进行基本的串口通信的功能。需要在PC机上安装一个串口调试工具来验证程序的功能。 程序实现了一个收发一帧10个bit(即无奇偶校验位)的串口控制器,10个bit是1位起始位,8个数据位,1个结束位。串口的波特律由程序中定义的div_par参数决定,更改该参数可以实现相应的波特率。程序当前设定的div_par 的值是0x104,对应的波特率是 --9600。用一个8倍波特率的时钟将发送或接受每一位bit的周期时间划分为8个时隙以使通信同步.程序的工作过程是:串口处于
rs232-demo-for-send-welcome
- 这个一个用于fpga上面的串口调试程序,基于vhdl语言编写,可实现welcome字符的现实功能。-Fpga above this one for the serial debugger, based on vhdl language, the reality can be realized characters welcome feature.
chuankou
- 基于LM3S的UART串口调试程序-UART serial port debugger based LM3S
CHUANKOU
- 通过对时钟分频,串口接收和发送以及串口调试程序的编写实现数据的接受和发送-Through the clock divider, and a serial port receive and transmit serial debugging procedures for the preparation of the receiving and sending data
UART_D
- 这是一个串口调试程序,实现了数据传输判断,通过串口调试助手调试成功-This is a serial debugger, to achieve a data transfer judgments, through the serial debugging assistant debugging success
uart
- RS232串口调试程序,已经经过试验和调试,很方便,带注释-RS232 serial debugger
test_232
- 这里包含了FPGA的232串口调试程序,可供学习和借鉴-FPGA RS232 TEST
uart
- 用Verilog HDL,实现的FPGA串口调试程序,已经在硬件上调试成功-With Verilog HDL, FPGA serial debugger implemented in hardware debugging has been successful
FPGA_verilog_uart-
- 基于 FPGA器件设计实现UART的波特率产生器、UART发送器和接收器及其整合电路,,利用Veriolog-HDL语言对这三个功能模块进行描述并加以整合,通过ModelSim仿真,用串口调试程序进行验证,最终实现一个通用异步收发器的设计。-UART baudrate generator, transmitter and receiver and its integrated circuit are implemented by FPGA device. Using Veriolog-HDL d
UART_noFIFO
- FPGA串口调试程序,不含FIFOIP核-FPGA u4E32 u53E3 u8C03 u8BD5 u7A0B u5E8F uFF0C u4E0D u542BFIFOIP u6838
usartV1.2
- 基于Verilog实现串口通讯,通过串口调试助手可测试(Serial communication based on Verilog, through the serial debugging assistant can test)
串口通信
- 该程序主要实现FPGA串口通信,包含源码和串口调试工具(The program mainly to achieve FPGA serial communication, including source code and serial debugging tools)