搜索资源列表
config_controller
- 用VHDL硬件描述语言实现的对FPGA(Cyclone II)的配置的VHDL源代码。-VHDL hardware descr iption language for FPGA (Cyclone II) configurations VHDL source code.
VHDL硬件描述语言作业
- VHDL硬件描述语言作业-VHDL hardware descr iption language operations
VHDL硬件描述语言教学
- VHDL硬件描述语言教学 VHDL硬件描述语言教学-VHDL hardware descr iption language teaching and VHDL hardware descr iption language teaching and VHDL hardware descr iption language teaching
SD_verilog.用了硬件描述语言Verilog在完成对SD卡控制器的编写
- 该代码,只用了硬件描述语言Verilog在完成对SD卡控制器的编写,经济实用,The code, only the hardware descr iption language Verilog in the completion of the SD card controller to prepare, economical and practical
robertvision
- 基于FPGA的嵌入式机器人视觉识别系统模块源代码,也包括了所有硬件设计资料,是VERILOG格式-Embedded FPGA-based Robot Vision Recognition System module source code, including all hardware design information
FPGA_DSP_using_matlab
- 这是一个使用matlab语言来实现FPGA的DSP算法的例子。主要是针对xilinx的FPGA芯片。这是一种比较新的编程方法,让matlab工程师也能快速的进行硬件编程。-This is a language to use matlab to implement FPGA-DSP algorithm for example. Mainly aimed at xilinx FPGA-chip. This is a relatively new programming method, so that
Verilog_HDL
- 华为文档《硬件描述语言Verilog基础》-目录 原来搞VHDL,刚刚开始学Verilog。觉得这个入门的提纲不错,共享一下。 -Huawei Documents " basic Verilog Hardware Descr iption Language" - the original directory engage in VHDL, just beginning to learn Verilog. Feel that the entry of the outl
GoldenGuideInChinese
- Verilog 黄金参考指南是Verilog 硬件描述语言及其语法语义合并以及将它应用到硬件设计的一个简明的快速参考指南。-Verilog Golden Reference Guide is the Verilog hardware descr iption language and its syntax and semantics of its merger application to the hardware design of a simple quick reference guide
Hardware_Speedup_DSP_FPGA
- 现场可编程门阵列(FPGA)已经不再单纯应用在芯片与系统之间的直接互联层,在软件无线电(SDR)中,FPGA逐渐用做通用运算架构来实现硬件加速单元,在降低成本和功耗的基础上提升性能表现。SDR调制解调器的典型实现包括通用处理器(GPP)、数字信号处理器(DSP)和FPGA。而且,FPGA架构可以结合专用硬件加速单元,用来卸载GPP或DSP。软核微处理器可以结合定制逻辑,扩展其内核,也可以将分立的硬件加速协处理器添加到系统中。此外,还可将通用布线资源放在FPGA中,这些硬件加速单元可以并行运行,进
dsp_builder
- Dsp Builder是一种将Matlab算法描述的语言,转换为硬件设计语言的工具。在VLSI和ULSI技术环境下,对于快速开发具有很大的帮助-Dsp Builder is a Matlab algorithm will be described in the language into hardware design language tools. In the VLSI and ULSI technology, environment, for the rapid development o
FPGA
- FPGA硬件接口设计一书中的源码,有参考意义。-FPGA
cordic-verilog
- 用Verilog写的cordic相位鉴别,采用8级的流水线的硬件设计-Written using Verilog cordic phase identification, using 8-level hardware design of the pipeline
6345252
- FPGA应用实例,FPGA片上硬件乘法器的使用,编程语言vhdl-Application FPGA, FPGA-chip hardware multiplier to use, programming language vhdl
MUSIC
- 乐曲硬件演奏电路的主系统由4个模块组成: FDIV、CODE_DATA、F_CODE和DRIVER。其中,模块U1(FDIV)是分频功能将输入的6MHz的时钟信号分频成1MHZ和4Hz的信号。U2(CODE_DATA)类似于弹琴的人的手指;模块U3(F_CODE)类似于琴键;模块U4(DRIVER)类似于琴弦或音调发声器。(The main system of musical performance circuit consists of 4 modules: FDIV, CODE_DATA,
SDRAM_240T
- 本文档介绍了怎样用硬件编程语言VHDL语音编写SRAM的方法(This document describes how to write SRAM in a hardware programming language called VHDL)
硬件描述语言Verilog(第四版)
- 《硬件描述语言Verilog》书籍第四版(Hardware descr iption language Verilog Book Fourth Edition)
LDPC
- LDPC编码的硬件代码,可在modelsim上验证(verilog code for ldpc encode)
QPSK硬件实现VHDL代码
- QPSK硬件实现VHDL代码,实测有用,注释详细,可以下载试试
AES算法硬件实现
- AES算法硬件实现,使用SAKURA开发板,128位密钥的AES算法
基于DSP和FPGA的通用数字信号处理系统设计
- 利用DSP配合FPGA为硬件架构,以DSP为数据处理核心,通过FPGA对USB、ADC和DAC等外围设备进行控制,并可实现频谱分析、数字滤波器等数字信号处理算法。(With DSP and FPGA as the hardware architecture and DSP as the data processing core, the peripheral devices such as USB, ADC and DAC are controlled by FPGA, and the digi