搜索资源列表
calculation2
- 用VHDL语言实现0--100范围内简单计算器功能的源代码,包括加减乘除四种运算功能-VHDL 0 -- 100 within a simple calculator function in the source code. including the four arithmetic operations function
calculator
- 用VHDL编写的计算器,能实现简单的加减乘除四则运算
用VHDL编写的计算器
- 用VHDL编写的计算器:能实现简单的加减乘除四则运算 ,Prepared using VHDL Calculator: able to achieve simple addition and subtraction, multiplication and division 4 computing
calculator
- 用VHDL在quartus2下实现的计算器。输入为4*4矩阵键盘,输出为共用数据线的数码管。可以实现简单数学运算、逻辑运算、进制转换、连续运算等功能。-Using VHDL in quartus2 achieve calculator. Input 4* 4 matrix keyboard, the output data lines for sharing of digital control. Can achieve a simple mathematical operations, log
61EDA_D1051
- 用VHDL编写的计算器:能实现简单的加减乘除四则运算-Prepared using VHDL calculator: to achieve simple addition and subtraction, multiplication and division four computing
sdfsugfus
- 用VHDL编写的计算器:能实现简单的加减乘除四则运算-Prepared using VHDL calculator: to achieve simple addition and subtraction, multiplication and division four computing
erwertwerwe
- 用VHDL编写的计算器:能实现简单的加减乘除四则运算-Prepared using VHDL calculator: to achieve simple addition and subtraction, multiplication and division four computing
key_led
- 简易计算器的键盘和LED显示,很简单,但也可以说很复杂-Simple calculator keyboard and LED display, very simple, but can also be said very complicated
VHDL
- 计算器实现 功能简单容易实现 可自我调试至更强大性能,不喜勿下-Calculator features simple and easy to achieve self-commissioning to a more powerful performance, do not like not under
Simple-computer-design
- Simple computer design and implementation 简单计算器的设计与实现-Simple computer design and implementation
counter
- 一个基于赛林思FPGA板子的简单的计算器的例子,适合初学者学习!-A LinSi based on the FPGA board simple calculator example, is suitable for beginners to learn!
verilog-calculator
- 基于verilog的计算器,实现简单的加减乘的运算,并有退格键和清零键-verilog calculator
123
- 基于FPGA的简单计算器系统的设计,使用了vhdl与verilog语言,附有文档介绍-Simple calculator system based on FPGA design using vhdl verilog language, with document describes
calculator
- 7位十进制计算器设计,可实现简单计算式的计算,内附testbench文件-Seven decimal calculator designed to achieve a simple calculation formula, enclosing testbench file
calc
- 一个简单的verilog计算器设计,键盘输入,数码管显示,实现加减与或运算-A simple calculator verilog design, keyboard input, digital display, Modified with OR operator
FPGADE270CACULATOR
- 本文介绍了一个简单的计算器的设计,该设计采用了现场可编程逻辑器件FPGA设计,并基于VHDL语言实现加减乘除功能,并用十进制显示在LCD1602上。-This article describes a simple calculator design that uses a field programmable logic device FPGA design and VHDL language based on arithmetic functions, and decimal display
RISC_CPU
- 毕业设计,基于Xilinx Spartan6自制开发板实验。毕业设计,能够实现简单的计算器。VHDDL-Graduation design, development board based on Xilinx Spartan6 homemade experiment. Graduation design, to achieve a simple calculator. VHDDL
AnJian_1602
- 计算器设计。采用了现场可编程逻辑器件FPGA设计,并基于VHDL语言实现加减乘除功能,并用十进制显示在数码管上。计算部分为加法器、减法器、乘法器和除法器组成。使用Altera公司的QuartusII开发软件进行功能仿真并给出仿真波形,并下载到试验箱,用实验箱上的按键开关模拟输入,用数码管显示十进制计算结果。通过外部按键可以完成四位二进制数的加、减、乘、除四种运算功能,其结果简单,易于实现。-Calculator design. Using a field programmable logic d
计算器3
- 基于51单片机 4*4矩阵 实现简单加减乘除,(The realization of a simple add, subtract, multiply and divide)
计算器
- 用verilog语言实现了一个计算器alu,实现加减乘除的简单计算。(Using Verilog language to achieve a simple calculator ALU, computing add, subtract, multiply and divide.)