搜索资源列表
isatoi2c
- 本程序实现的是ISA转I2C的功能,绝对可用-this program is the ISA I2C transfer function can be absolute
I2C.rar
- FPGA实现模拟I2C协议的过程,包括三个模块,i2c_master_bit_ctrl.v完成位传输功能、i2c_master_byte_ctrl.v完成字节传输功能,i2c_master_top.v完成整个程序的控制功能,并提供给外部程序的接口。 ,I2C Analog FPGA implementation of the Protocol process, including the three modules, i2c_master_bit_ctrl.v achieve bit tran
ALL
- 数字显示当前的小时、分钟、秒; 2、可以预置为12小时计时显示和24小时计时显示; 3、一个调节键,用于调节目标数位的数字。对调节的内容敏感,如调节分钟或秒时,保持按下时自动计数,否则以脉冲计数; 4、一个功能键,用于切换不同状态:计时、调时、调分、调秒、调小时制式。 -Figures show that the current hours, minutes, seconds 2, can be preset for the 12-hour time display and 2
GraduationProject
- 进行了一个8位CISC处理器的设计与实现,该微处理器含有计算机基本的功能模块,并对存储器进行了层次化设计。指令系统中的指令分为四大类共十六条,其中包括算术逻辑指令、I/O指令、访存、转移指令和停机指令。在处理器的实现过程中,首先给出了数据通路结构,然后采用VerilogHDL进行硬件电路描述,并对每一个模块进行功能仿真以验证设计的正确性。最后对整个处理器执行程序进行指令验证,并得到综合后的网表。-Conducted an 8-bit CISC processor design and imple
SZZ
- 这是一个数字钟的VHDL语言,具有调时、调秒、调分功能,同时,还具有十二小时制向二十四小时制切换功能-This is a digital clock in VHDL language, with a tune, the tone seconds and sub-transfer function, while the system also has 12 hours to 24 hours the system switching function
spi_master_phy
- 这是spi接口传输的一部分内容,本源码一共三部分,功能:spi接口的的实现即对外设的读写数据-This is the spi interface transfer part of the contents of a total of three parts of this source, function: spi interface that the realization of the read and write data to the peripheral
clocksem
- 电子表,实现计时记分计秒的功能,同时可以对时分秒进行校正,实现调时功能。-Electronic watches, time points of dollars to achieve a second function, at the same time when the minutes and seconds can be calibrated to achieve when the transfer function.
transfer
- 实现UART的发送功能,采用了状态机来描述其功能。-Achieve UART transmit function, using the state machine to describe its function.
TLC5510-VHDL
- (1)UART发送器VHDL程序 --文件名:transfer.vhd。 --功能:UART发送器。 --说明:系统由五个状态(x_idle,x_start,x_wait,x_shift,x_stop)和一个进程构成。 -(1) UART transmitter VHDL program- the file name: transfer.vhd.- Function: UART transmitter.- Descr iption: The system consists of
JMUX3TO1_vhdl
- This source are usefull function in VHDL for Transfer MCU Data betwine FPGA 3 port 8bit s wide Mux -This source are usefull function in VHDL for Transfer MCU Data betwine FPGA 3 port 8bit s wide Mux
JMUX2TO1_vhdl
- This source are usefull function in VHDL for Transfer MCU Data betwine FPGA 2 port 8bit s wide Mux -This source are usefull function in VHDL for Transfer MCU Data betwine FPGA 2 port 8bit s wide Mux
sequence_dectect
- sequence_dect 实现6个状态,即6种选择的状态机。状态机的一个极度确切的描述是它是一个有向图形,由一组节点和一组相应的转移函数组成。-sequence_dectect to six states, namely, six options the state machine. State machine of an extremely precise descr iption is that it is a directed graph, by a group of nodes and
clock
- 数字钟;可以显示时,分,秒;可以调时分秒,有整点报时功能,有闹钟功能-Digital clock can display hours, minutes, seconds can transfer minutes and seconds, there is the whole point timekeeping function, alarm clock function
transferfunction
- vhdl code for transfer function
RGB
- 用VHDL语言实现将Bayer格式图片转为RGB格式图片-The function of the program is to transfer the Bayer picture into RGB picture
MyTimer
- 电子表功能描述 电子表共有5种功能:功能1为数字钟;功能2为数字跑表;功能3为调时;功能4为闹钟设置;功能5为日期设置。除调时功能以外,电子表处于其他功能状态下时并不影响数字钟的运行。使用数字钟功能时,还可以通过按键快速查看当前的闹钟设置时多功能间和当前日期。该电子表利用EDA实验平台的扬声器整点报时和定时报时,设置3个按键分别作为功能键和调整键。 -Functional descr iption of electronic clock: Electronic clock has a
cheb_s
- 用以滤除直流工频干扰的四阶切比雪夫高通滤波器传递函数。-four stage Chebyshev high-pass filter transfer function which is Used to filter out the DC frequency interference.
digtal_clock
- FPGA实现数字钟VHDL语言编写,包涵整点报时,清零,调时调分等功能-FPGA digital clock VHDL language, includes the whole point timekeeping, cleared when the transfer function of adjusting grading
alu1
- 设计16位算术逻辑单元,能实现加、减、加1、减1、与、或、非、传送的功能。-Design of 16-bit arithmetic logic unit, to add, subtract, add 1, subtract 1, AND, OR, NOT, transfer function.
Design_DMA
- 基于PCI的DMA接口设计,验证后实现了PCI的数据传输功能。-Based on the DMA PCI interface design, after the implementation of the PCI data transfer function.