搜索资源列表
-VHDL
- 本报告分两部分: 1 由matlab计算FIR数字滤波器的滤波系数; 2 用VHDL语言设计逻辑电路,再通过QUARTUS II 软件,将各个模块的电路封装成期间,在顶层设计中通过连线,完成整个系统。 -FIR digital filters based on VHDL
Adaptive-digital-filter
- 自适应数字滤波器中乘法器的硬件设计,用VHDL语言实现自适应数字滤波器。-Adaptive digital filter in multiplier hardware design, using VHDL language adaptive digital filter.
IIRfilterFPGA
- 介绍了IIR 滤波器的FPGA 实现方法,给出了 IIR 数字滤波器的时序控制、延时、补码乘法和累加四个模块的设计方法,并用VHDL和FPGA 器件实现了IIR 数字滤波。-Introduction of the IIR filter FPGA implementation method of IIR digital filter timing control, delay, multiplication and accumulation complement the four modules
VHDL_FPGA_FILTER
- 用VHDL语言设计基于FPGA器件的高采样率FIR滤波器,基于VHDL与CPLD器件的FIR数字滤波器的设计-Design using VHDL language FPGA devices based on high sampling rate FIR filter, based on VHDL and CPLD devices, the design of FIR digital filter
SpectrumCommunicationSystemRealizationofDigitalMat
- 设计了一种采用VHDL 语言实现的应用于扩频通信捕获的数字匹配滤波器,并对其捕获性能进行了分析,这为扩频信号处理芯片的设计提供了新的机遇.-Designed an implemented using VHDL language used in spread spectrum communication to capture the number of matched filter, and its capture performance is analyzed, which is sprea
FIR-filter-vhdl
- FIR数字滤波器设计,用VHDL来实现,用quarsII软件实现其功能-FIR FILTER vhdl