搜索资源列表
Designing_a_Multicycle_Processor--en
- 介绍怎样利用VHDL语言来实现一个多周期的处理器核心-on how to use VHDL to achieve more than one processor core cycle
NiosII_implementation_in_CCD_C
- The concept of the Altera Nios II embedded processor implementation inside Field Programmable Gate Array [FPGA] of the CCD camera for the “Pi of the Sky” experiment is presented. The digital board of the CCD camera, its most important components, cur
fpgafft
- :文章针对目前数字信号处理中大量采用的快速傅立叶变换[FFT] 算法采用软件编程来处理的应用现状,在对FFT 算法进行 分析的基础上,给出了用FPGA[Field Programmable Gate Array] 实现的8 点32 位FFT 处理器方案,并得到了系统的仿真结果。 最后在Altera 公司FLEX10K系列FPGA 芯片上成功地实现了综合。-Based on the analysis of the FFT algorithm , a reasonable logic str
project1_report1
- The purpose of this project is to explore the issues and implementation of a multiple instruction stream, single data stream processor. We are running two instruction streams on two CPUs which share an address space. The processors share a second lev
Robotic_Exploration_and_Landmark_Determination_us
- Sensing and planning are at the core of robot motion. Traditionally, mobile robots have been used for performing various tasks with a general-purpose processor on-board. This book grew out of our research enquiry into alternate architectures fo
SOPC_Nios
- Altera SOPC Builder 提供了 Nios Ⅱ处理器及一些常用外设接口 ,但并没有提供 12864 液晶模块的接口及驱动。-Altera SOPC Builder provides the Nios Ⅱ peripheral processor and a number of commonly used interface, but did not provide 12864 LCD module and the drive interface.
AlteraArticleContestPapers
- 本源码为Altera中国大学生电子设计文章竞赛的历届获奖论文汇编,内容主题涵盖如下4个方面: PLD在通讯、消费类、计算机和工业控制方面的应用 Altera器件、Quartus® II 软件的设计和优化技术 Altera FPGA在数字信号处理中的应用 Nios® II 软处理器在各领域的应用 获奖作品均是是参赛者独立设计的未曾公开发表过的原创性作品,在作品原创性和特色性 、实用性(结合当前的热点应用) 和作品
mnl_nios_programmers32
- nios处理器的介绍以及汇编代码的说明,altera公司的官方文件-introduction of nios processor & descr iption of assembly code
d
- IP核应用,详细的介绍了关于FPGA中IP核的应用-IP core application, a detailed presentation on the application of FPGA in the IP core ,,,,,,
FPGA-cpu
- 基于FPGA的简易处理器设计2010/05/04-A simple FPGA-based processor design 2010/05/04
GeneratingFPGA-AcceleratedDFTLibraries
- 关于DFT的文章,应用FPGA实现傅立叶变换。-Abstract—We present a domain-specific approach to generate high-performance hardware-software partitioned implementations of the discrete Fourier transform (DFT). The partitioning strategy is a heuristic based on the DFT
graduated_paper
- 基于FPGA的可变点FFT处理器的设计与实现-FPGA-based variable point FFT Processor Design and Implementation
040402~~
- 虽然与SRAM相比,SDRAM需要额外的控制逻辑,有更复杂的时序要求,需要定时刷新,但是由于SDRAM具有单位空间存储容量大和价钱便宜的优点,因而被许多的嵌入式开发者所青睐。为此,针对这种情况,必须设计SDRAM控制器。为了降低系统成本,本课题采用FPGA技术,并使用VHDL语言研究了FPGA与SDRAM的存储器接口实现问题。-Abstract In order to expand the SDRAM’S storage capacity of the TS一101 processor,a me
Schematic_Diagram_SHARP_70ES03S
- VHDL descr iption schematic diagramm VHDL DCT processor
cookbook
- VHDL CooK book 第一版 包括了一个32位处理器DP32的处理方法(The first version of VHDL Cookbook includes a 32 bit processor DP32 processing method)