搜索资源列表
gaosushujucaijishixian
- 本文介绍了一种单片机系统中高速数据采集的实现方法,我一直想在Windows系统下,做出一种能实时刷新的高速数据采集的方式,但总是不理想,大多也是用缓存的方式将数据存储起来,然后处理,无法真正的实现实时的数据刷新,还是要用硬件的方式去实现,下文就是介绍了这样一个方案,在单片机与高速A/D转换器之间以静态存储器作缓冲器,采用A/D转换器直接写存储器的方式提高采样频率,实现高速数据采集。并给出了设计方案。-In this paper, a single-chip microcomputer syste
DM642DMA
- DM642上利用DMA和CACHE优化内存存取实例-DM642 using DMA and memory access optimization example CACHE
S5PC100_UM_REV1.04
- Samsung s new ARM cpu datasheet. S5PC100 Spec. - CPU ARM Cortex-A8 667-833Mhz - 32KB L1, 256KB L2 Cache - Video 720p (1280x720 Play. h.264 divx, mp4...) - nand, sd/mmc, usb booting - Windows CE 6.0, Linux (*Android) support - support 1
mesi
- The MESI protocol (known also as Illinois protocol due to its development at the University of Illinois at Urbana-Champaign) is a widely used cache coherency and memory coherence protocol. It is the most common protocol which supports write-back cach
cache
- cache n. 高速缓冲存储器 一种特殊的存储器子系统,其中复制了频繁使用的数据以利于快速访问。存储器的高速缓冲存储器存储了频繁访问的 RAM 位置的内容及这些数据项的存储地址。当处理器引用存储器中的某地址时,高速缓冲存储器便检查是否存有该地址。如果存有该地址,则将数据返回处理器;如果没有保存该地址,则进行常规的存储器访问。因为高速缓冲存储器总是比主RAM 存储器速度快,所以当 RAM 的访问速度低于微处理器的速度时,常使用高速缓冲存储器。-cache n. a special cache m
verilog-FAQ
- Low power SRAMs have become a critical component of many VLSI chips. This is true for microprocessors, where on-chip cache sizes are growing with each generation to bridge the increasing divergence in the speeds of the processor and main memory. Simu
PrimoRamdisk_pj
- Ramdisk 多余的内存虚拟成硬盘,缓存放上面,速度杠杠的. 亲测可用,-The excess Ramdisk into the hard disk virtual memory, cache, the speed of the lever. The pro
ALI_M1521(31-41)
- M1541 : AGP, CPU-to-PCI bridge, Memory, Cache and Buffer Controller. Socket 7 North Bridge Datasheet Pdf