- SoundModulator Sound modulator: an implementation of sound modulation algorithms like: AM
- sd---C 关于SD卡的资料和程序
- 10-Program-Bank Visual Basic
- Modeling-and-Control-of-a-Doubly-Fed-Induction-Ge Modeling and Control of a Doubly
- chaos-synchronization 针对带有时变时滞和时滞非线性耦合系统的
- 61EDA_D478 自己在课程设计上做的一个采用VHDL实现的DDS程序(Using VHDL implementation of the DDS program
文件名称:74hc4017
-
所属分类:
- 标签属性:
- 上传时间:2012-11-16
-
文件大小:472.67kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
实现的是扭环形十进制计数器,用verilog HDL 语言,在Actel公司提供的LiberoFPGA开发环境下实现,代码经过验证,可在ModelSim中仿真 -Ring is twisted to achieve a decimal counter, using verilog HDL language, Actel offers the LiberoFPGA development environment, the code is validated, the simulation in the ModelSim
(系统自动生成,下载前可以参看下载内容)
下载文件列表
74hc4017/
74hc4017/component/
74hc4017/constraint/
74hc4017/coreconsole/
74hc4017/designer/
74hc4017/designer/impl1/
74hc4017/designer/impl1/model4017.dtf/
74hc4017/designer/impl1/model4017_fp/
74hc4017/designer/impl1/model4017_fp/projectData/
74hc4017/designer/impl1/simulation/
74hc4017/designer/impl1/simulation/postlayout/
74hc4017/designer/impl1/simulation/postlayout/model4017/
74hc4017/designer/impl1/simulation/postlayout/stimulus/
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/
74hc4017/designer/impl1/simulation/postlayout/testbench/
74hc4017/designer/impl1/simulation/postlayout/_temp/
74hc4017/hdl/
74hc4017/phy_synthesis/
74hc4017/simulation/
74hc4017/simulation/postsynth/
74hc4017/simulation/postsynth/model4017/
74hc4017/simulation/postsynth/stimulus/
74hc4017/simulation/postsynth/tb_clock_minmax/
74hc4017/simulation/postsynth/testbench/
74hc4017/simulation/postsynth/_temp/
74hc4017/simulation/presynth/
74hc4017/simulation/presynth/model/
74hc4017/simulation/presynth/model4017/
74hc4017/simulation/presynth/stimulus/
74hc4017/simulation/presynth/tb_clock_minmax/
74hc4017/simulation/presynth/testbench/
74hc4017/simulation/presynth/_temp/
74hc4017/smartgen/
74hc4017/stimulus/
74hc4017/synthesis/
74hc4017/synthesis/backup/
74hc4017/synthesis/coreip/
74hc4017/synthesis/syntmp/
74hc4017/viewdraw/
74hc4017/viewdraw/sch/
74hc4017/viewdraw/sym/
74hc4017/viewdraw/vf/
74hc4017/viewdraw/wir/
74hc4017/4017_module.prj
74hc4017/designer/impl1/4017model.ide_des
74hc4017/designer/impl1/4017_module.ide_des
74hc4017/designer/impl1/designer.log
74hc4017/designer/impl1/designer_synth_check.log
74hc4017/designer/impl1/model.ide_des
74hc4017/designer/impl1/model4017.adb
74hc4017/designer/impl1/model4017.dtf/verify.log
74hc4017/designer/impl1/model4017.ide_des
74hc4017/designer/impl1/model4017.pdb
74hc4017/designer/impl1/model4017.pdb.depends
74hc4017/designer/impl1/model4017.tcl
74hc4017/designer/impl1/model4017_ba.sdf
74hc4017/designer/impl1/model4017_ba.sdf_max.csd
74hc4017/designer/impl1/model4017_ba.v
74hc4017/designer/impl1/model4017_fp/$$FlashPro_FPBBALTLPT1.L$$
74hc4017/designer/impl1/model4017_fp/model4017.log
74hc4017/designer/impl1/model4017_fp/model4017.pro
74hc4017/designer/impl1/model4017_fp/projectData/model4017.pdb
74hc4017/designer/impl1/simulation/postlayout/model4017/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/stimulus/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/testbench/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/_info
74hc4017/designer/impl1/simulation/postlayout/_vmake
74hc4017/hdl/4017_module.v
74hc4017/simulation/modelsim.ini
74hc4017/simulation/modelsim.ini.sav
74hc4017/simulation/modelsim.log
74hc4017/simulation/postsynth/model4017/verilog.psm
74hc4017/simulation/postsynth/model4017/_primary.dat
74hc4017/simulation/postsynth/model4017/_primary.dbs
74hc4017/simulation/postsynth/model4017/_primary.vhd
74hc4017/simulation/postsynth/stimulus/verilog.psm
74hc4017/simulation/postsynth/stimulus/_primary.dat
74hc4017/simulation/postsynth/stimulus/_primary.dbs
74hc4017/simulation/postsynth/stimulus/_primary.vhd
74hc4017/simulation/postsynth/tb_clock_minmax/verilog.psm
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.dat
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.dbs
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.vhd
74hc4017/simulation/postsynth/testbench/verilog.psm
74hc4017/simulation/postsynth/testbench/_primary.dat
74hc4017/simulation/postsynth/testbench/_primary.dbs
74hc4017/simulation/postsynth/testbench/_primary.vhd
74hc4017/simulation/postsynth/_info
74hc4017/simulation/postsynth/_vmake
74hc4017/simulation/presynth/model/verilog.psm
74hc4017/simulation/presynth/model/_primary.dat
74hc4017/simulation/presynth/model/_primary.dbs
74hc4017/simulation/presynth/model/_primary.vhd
74hc4017/simulation/presynth/model4017/verilog.psm
74hc4017/simulation/presynth/model4017/_primary.dat
74hc4017/simulation/presynth/model4017/_primary.dbs
74hc4017/simulation/presynth/model4017/_primary.vhd
74hc4017/simulation/presynth/stimulus/verilog.psm
74hc4017/simulation/presynth/stimulus/_primary.dat
74hc4017/simulation/presynth/stimulus/_primary.dbs
74hc4017/
74hc4017/component/
74hc4017/constraint/
74hc4017/coreconsole/
74hc4017/designer/
74hc4017/designer/impl1/
74hc4017/designer/impl1/model4017.dtf/
74hc4017/designer/impl1/model4017_fp/
74hc4017/designer/impl1/model4017_fp/projectData/
74hc4017/designer/impl1/simulation/
74hc4017/designer/impl1/simulation/postlayout/
74hc4017/designer/impl1/simulation/postlayout/model4017/
74hc4017/designer/impl1/simulation/postlayout/stimulus/
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/
74hc4017/designer/impl1/simulation/postlayout/testbench/
74hc4017/designer/impl1/simulation/postlayout/_temp/
74hc4017/hdl/
74hc4017/phy_synthesis/
74hc4017/simulation/
74hc4017/simulation/postsynth/
74hc4017/simulation/postsynth/model4017/
74hc4017/simulation/postsynth/stimulus/
74hc4017/simulation/postsynth/tb_clock_minmax/
74hc4017/simulation/postsynth/testbench/
74hc4017/simulation/postsynth/_temp/
74hc4017/simulation/presynth/
74hc4017/simulation/presynth/model/
74hc4017/simulation/presynth/model4017/
74hc4017/simulation/presynth/stimulus/
74hc4017/simulation/presynth/tb_clock_minmax/
74hc4017/simulation/presynth/testbench/
74hc4017/simulation/presynth/_temp/
74hc4017/smartgen/
74hc4017/stimulus/
74hc4017/synthesis/
74hc4017/synthesis/backup/
74hc4017/synthesis/coreip/
74hc4017/synthesis/syntmp/
74hc4017/viewdraw/
74hc4017/viewdraw/sch/
74hc4017/viewdraw/sym/
74hc4017/viewdraw/vf/
74hc4017/viewdraw/wir/
74hc4017/4017_module.prj
74hc4017/designer/impl1/4017model.ide_des
74hc4017/designer/impl1/4017_module.ide_des
74hc4017/designer/impl1/designer.log
74hc4017/designer/impl1/designer_synth_check.log
74hc4017/designer/impl1/model.ide_des
74hc4017/designer/impl1/model4017.adb
74hc4017/designer/impl1/model4017.dtf/verify.log
74hc4017/designer/impl1/model4017.ide_des
74hc4017/designer/impl1/model4017.pdb
74hc4017/designer/impl1/model4017.pdb.depends
74hc4017/designer/impl1/model4017.tcl
74hc4017/designer/impl1/model4017_ba.sdf
74hc4017/designer/impl1/model4017_ba.sdf_max.csd
74hc4017/designer/impl1/model4017_ba.v
74hc4017/designer/impl1/model4017_fp/$$FlashPro_FPBBALTLPT1.L$$
74hc4017/designer/impl1/model4017_fp/model4017.log
74hc4017/designer/impl1/model4017_fp/model4017.pro
74hc4017/designer/impl1/model4017_fp/projectData/model4017.pdb
74hc4017/designer/impl1/simulation/postlayout/model4017/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/model4017/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/stimulus/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/stimulus/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/tb_clock_minmax/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/testbench/verilog.psm
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.dat
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.dbs
74hc4017/designer/impl1/simulation/postlayout/testbench/_primary.vhd
74hc4017/designer/impl1/simulation/postlayout/_info
74hc4017/designer/impl1/simulation/postlayout/_vmake
74hc4017/hdl/4017_module.v
74hc4017/simulation/modelsim.ini
74hc4017/simulation/modelsim.ini.sav
74hc4017/simulation/modelsim.log
74hc4017/simulation/postsynth/model4017/verilog.psm
74hc4017/simulation/postsynth/model4017/_primary.dat
74hc4017/simulation/postsynth/model4017/_primary.dbs
74hc4017/simulation/postsynth/model4017/_primary.vhd
74hc4017/simulation/postsynth/stimulus/verilog.psm
74hc4017/simulation/postsynth/stimulus/_primary.dat
74hc4017/simulation/postsynth/stimulus/_primary.dbs
74hc4017/simulation/postsynth/stimulus/_primary.vhd
74hc4017/simulation/postsynth/tb_clock_minmax/verilog.psm
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.dat
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.dbs
74hc4017/simulation/postsynth/tb_clock_minmax/_primary.vhd
74hc4017/simulation/postsynth/testbench/verilog.psm
74hc4017/simulation/postsynth/testbench/_primary.dat
74hc4017/simulation/postsynth/testbench/_primary.dbs
74hc4017/simulation/postsynth/testbench/_primary.vhd
74hc4017/simulation/postsynth/_info
74hc4017/simulation/postsynth/_vmake
74hc4017/simulation/presynth/model/verilog.psm
74hc4017/simulation/presynth/model/_primary.dat
74hc4017/simulation/presynth/model/_primary.dbs
74hc4017/simulation/presynth/model/_primary.vhd
74hc4017/simulation/presynth/model4017/verilog.psm
74hc4017/simulation/presynth/model4017/_primary.dat
74hc4017/simulation/presynth/model4017/_primary.dbs
74hc4017/simulation/presynth/model4017/_primary.vhd
74hc4017/simulation/presynth/stimulus/verilog.psm
74hc4017/simulation/presynth/stimulus/_primary.dat
74hc4017/simulation/presynth/stimulus/_primary.dbs
74hc4017/
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.