- Digital-Image-Processing 数字图像处理 中值滤波和中值滤波 visual C++6.0 配置opencv进行的图像处理
- Techniques-Ingenieur-(SMQ)-processus-amelioration Techniques De L Ingénieur
- DedeCMS-V5.7-GBK-SP1_build20120430 织梦CMS是集简单
- An-Efficient-Method-for-Prefilter-Computation-for In advanced TDMA mobile communications systems
- MATLAB实现图像中值 均值 维纳滤波 源程序代码 简单的滤波器
- MATLAB图像抓取(以树叶为例) 利用图像特性
文件名称:184081165-16-Bit-Wave-Pipelined-Sparse-Tree-RSFQ-
-
所属分类:
- 标签属性:
- 上传时间:2015-10-28
-
文件大小:198.97kb
-
已下载:0次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
In this system, we discuss the architecture, design, and testing of the
first 16-bit asynchronous wave-pipelined sparse-tree superconductor rapid
single flux quantum adder implemented using the ISTEC 10 kA/cm
2ADP2.1 fabrication process. Compared to the Kogge–Stone adder, our
parallel-prefix sparse-tree adder has better energy efficiency with
significantly reduced complexity (at the expense of latency) and almost no
decrease in operation frequency. The 16-bit adder core (without SFQ-to-dc
and dc-to-SFQ converters) has 9941 Josephson junctions occupying an area
of 8.5 mm 2. It is designed for the target operation frequency of 30 GHz
with the expected latency of 352 ps at the bias voltage of 2.5 mV. The adder
chip was fabricated and successfully tested at low frequency for all test
patterns with measured bias margins of +9.8 /− 10.7 .
first 16-bit asynchronous wave-pipelined sparse-tree superconductor rapid
single flux quantum adder implemented using the ISTEC 10 kA/cm
2ADP2.1 fabrication process. Compared to the Kogge–Stone adder, our
parallel-prefix sparse-tree adder has better energy efficiency with
significantly reduced complexity (at the expense of latency) and almost no
decrease in operation frequency. The 16-bit adder core (without SFQ-to-dc
and dc-to-SFQ converters) has 9941 Josephson junctions occupying an area
of 8.5 mm 2. It is designed for the target operation frequency of 30 GHz
with the expected latency of 352 ps at the bias voltage of 2.5 mV. The adder
chip was fabricated and successfully tested at low frequency for all test
patterns with measured bias margins of +9.8 /− 10.7 .
(系统自动生成,下载前可以参看下载内容)
下载文件列表
184081165-16-Bit-Wave-Pipelined-Sparse-Tree-RSFQ-Adder-Zebros-IEEE-Projects-pdf.pdf
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.