- PythonForS60 该书主要介绍了Python的使用
- verilog A popular cookbook describing the Verilog language for the design of integrated circuits. Verilog is the alternative to VHDL and is the favoured HDL design language in the USA. It is easier (quicker) to learn than VHDL because it is not so tightly typed.
- 09 文件管理系统
- search 一起走吧户外活动搜索 :这个项目在最开始的时候
- jquerydatepickercn-1.0.0 jQuery date picker 中文版 (jQuery.datePickerCn)是基于jQuery的日历插件
- PLC-Modbus-Controller Delta PLC Modbus Controller
文件名称:DWT_verilog-code
-
所属分类:
- 标签属性:
- 上传时间:2018-05-20
-
文件大小:1.41mb
-
已下载:1次
-
提 供 者:
-
相关连接:无下载说明:别用迅雷下载,失败请重下,重下不扣分!
介绍说明--下载内容来自于网络,使用问题请自行百度
图像压缩是图像处理中的一个重要课题,在减少图像尺寸以实时传输和存储方面起着非常重要的作用。许多标准推荐使用DWT进行图像压缩。DWT的计算复杂度对基于DWT的图像压缩算法的实时使用提出了重大挑战。在本文中,我们提出了一种改进的提升方案来计算近似和详细的DWT系数。修正的方程使用右移运算符和6位乘法器。计算中的层级减少到一个,从而最小化延迟和增加吞吐量。ViTEX-5 FPGA上实现的设计工作在180 MHz,功耗小于1W的功率。该设计占用了FPGA上不到1的LUT资源。所开发的体系结构适合于FPGA平台上的实时图像处理。(Image compression is one of the prominent topics in image processing that plays a very important role in reducing image size for real-time transmission and storage. Many of the standards recommend the use of DWT for image compression. The computational complexity of DWT imposes a major challenge for the real-time use of DWT-based image compression algorithms. In this paper, we propose a modified lifting scheme for computing the approximation and detailed coefficients of DWT. The modified equations use, right shift operators and 6-bit multipliers. The hierarchy levels in computation are reduced to one thereby minimizing the delay and increasing throughput. The design implemented on Virtex-5 FPGA operates at 180 MHz and consumes less than 1W of power. The design occupies less than 1 of the LUT resources on FPGA. The architecture developed is suitable for real-time image processing on FPGA platform.)
(系统自动生成,下载前可以参看下载内容)
下载文件列表
文件名 | 大小 | 更新时间 |
---|---|---|
DWT的Verilog code\2Ddwt_ALL\01.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\02.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\02.raw.bak | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\2D_F97_B.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\BABOO64.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\Psnr.exe | 208956 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\Psnr.ilk | 219020 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\Psnr.obj | 6887 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\Psnr.pch | 230024 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\Psnr.pdb | 484352 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\save_FPGAtoPC.exe | 172095 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\save_FPGAtoPC.ilk | 186616 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\save_FPGAtoPC.obj | 8591 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\save_FPGAtoPC.pch | 2615772 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\save_FPGAtoPC.pdb | 459776 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\SendPctoFPGA.exe | 159806 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\SendPctoFPGA.ilk | 180936 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\SendPctoFPGA.obj | 4496 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\SendPctoFPGA.pch | 312080 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\SendPctoFPGA.pdb | 451584 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Debug\vc60.idb | 132096 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Debug\vc60.pdb | 69632 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\EARTH128.raw | 16384 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\EARTH128.raw.bak | 16384 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Kent_End.raw.bak | 4098 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\LENA128.raw | 16384 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\LENA64(no).raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\LENA64(no).raw.bak | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\LENA64.raw | 4097 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\LENA64.raw.bak | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Psnr.cpp | 1475 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\Psnr.dsp | 3377 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Psnr.dsw | 533 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Psnr.ncb | 33792 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Psnr.opt | 49664 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\Psnr.plg | 840 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D1L\2D_F1L_Col.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D1L\2D_F1L_Row.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D1L\2D_I1L_ReSource.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D1L_ReSource.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D2L\2D_F2L_Col.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D2L\2D_F2L_Row.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D2L\2D_F2L_Row_to_Resource.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D2L\2D_FI2L_ReSource.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\save_FPGAtoPC.cpp | 1868 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\save_FPGAtoPC.dsp | 3485 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\save_FPGAtoPC.opt | 48640 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\save_FPGAtoPC.plg | 1316 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\SendPctoFPGA.cpp | 1951 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\SendPctoFPGA.dsp | 3473 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\SendPctoFPGA.opt | 48640 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\SendPctoFPGA.plg | 740 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\text_02.raw | 4096 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\text_02.raw.bak | 16384 | 2003-10-16 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D1L | 0 | 2008-03-05 |
DWT的Verilog code\2Ddwt_ALL\RAW\2D2L | 0 | 2008-03-05 |
DWT的Verilog code\2Ddwt_ALL\Debug | 0 | 2008-03-28 |
DWT的Verilog code\2Ddwt_ALL\RAW | 0 | 2008-03-05 |
DWT的Verilog code\2Ddwt_ALL | 0 | 2008-03-28 |
DWT的Verilog code | 0 | 2008-05-05 |
本网站为编程资源及源代码搜集、介绍的搜索网站,版权归原作者所有! 粤ICP备11031372号
1999-2046 搜珍网 All Rights Reserved.