搜索资源列表
verilog_multiplier
- verilog实现16*16位乘法器,带测试文件-verilog achieve 16 * 16 multiplier, with test documents
(fpga)sdram.rar
- verilog 代码,读写SDRAM 不带仿真,需要自己编写测试文件,Verilog code, read and write SDRAM simulation without the need to prepare their own test documentation
pn_generator.rar
- FPGA实现pn发生器,Verilog代码实现,另带modlesim的仿真测试文件,很有价值。,FPGA realization of pn generator, Verilog code, and the other with the simulation test modlesim documents of great value.
FSK
- 频移键控FSK的Verilog实现,带测试文件,并在FPGA开发板上成功验证-Frequency Shift Keying FSK the Verilog implementation, with the test file, and successfully verified in FPGA development board
ASK_modulator
- 振幅键控ASK的调制解调Verilog实现,带测试文件-ASK amplitude shift keying modulation and demodulation Verilog implementation, with the test file
verilog_18bit_Div
- verilog编写的18位输入高精度的除法器,带说明文件和测试代码。-18 input precision divider verilog prepared with documentation and test code.
DWT-VHDL
- 小波变换的VHDL代码,内带正变换逆变换的测试文件。-Wavelet transform VHDL code, with a positive transformation within the inverse transform of the test file.
fadder32
- 短代码实现32位全加器,带经Quartus II9.1编程测试全部文件-Short code to achieve 32-bit full adder, with programming tested by the Quartus II9.1 all documents
prbs
- 伪随机二进制序列发生器的Verilog源码,带测试文件,并在FPGA开发板上成功验证-Pseudo-random binary sequence generator Verilog source code, with a test file, and successfully verified in FPGA development board
clock_norst
- 时钟显示,verilog 代码,时钟实现没有使用复位信号,带测试文件-Clock display, verilog code, the clock to achieve without the use of a reset signal, with the test file
DDS
- verilogHDL语言编写,带测试文件DDS波形发生器.-DDS waveform generator, verilogHDL language, with the test file
sdr_test
- sdram读写测试程序,带modsim仿真文件-verilog code of reading and writing of sdram, with modsim simulation test file.
System_Demons
- 0.最简单的SystemC程序:hello, world. 1.用SystemC实现D触发器的例子,同时也演示了如何生成VCD波形文件。 2.用SystemC实现同步FIFO的例子。这个FIFO是从同文件夹的fifo.v(verilog代码)翻译过来的。 3.如何在SystemC中实现延时(类似verilog中的#time)的例子。 4.SystemC文档《User Guide》中的例子。注意和文挡中稍有不同的是修改了packet.h文件,重载了=和<<操作符。这其实
uart_verilog
- 串口标准通讯,带奇偶校验和通讯超时故障,带测试文件-The serial standard communication with test files
fir
- fir 滤波器的程序文件和测试文件,仿真数据和matlab仿真数据进行过比对,matlab采用fdatool生成的低通滤波器,采样率为24兆,通带2.5M,截止频率为5M(FIR filter program files and test files, simulation data and MATLAB simulation data have been compared, Matlab using FDATool generated low-pass filter, sampling rat