搜索资源列表
能综合的YCrCb2RGB模块(verilog)_采用3级流水线
- 能综合的YCrCb2RGB模块(verilog)_采用3级流水线,用fpga做小数运算,还有就是流水线技术 -can YCrCb2RGB integrated module (Verilog) _ used three lines, they simply do with fractional arithmetic, there is pipelining technology
CH3CH2CH1VHDL 数字电路参考书所有程序3
- CH2CH1VHDL 数字电路参考书所有程序3-CH2CH1VHDL digital circuit reference all three procedures
(2,1,3)卷积码编解码
- (2,1,3)卷积码编解码,viterbi译码
ISE-12.3-Guide
- 本文为ise12.3详细开发步骤,对新手会非常有帮助的。-This article ise12.3 detailed development steps, the novice will be very helpful.
part2
- Implement a 3-digit BCD counter. Display the contents of the counter on the 7-segment displays, HEX2− 0. Derive a control signal, from the 50-MHz clock signal provided on the DE2 board, to increment the contents of the counter at one-se
3
- 3對8解碼器 可提供3線8選擇之功能 可輕易改成4選16-Three pairs of 8 decoder may choose to provide 3-line 8 of function can be easily changed to 4 election 16
3-to-8Decoder
- 3 to 8 Decoder in vhdl
EP1K30TC144-3
- EP1K30TC144-3 PDF。 1k30的FPGA芯片说明文档,我用过1K30一段时间-EP1K30TC144-3 PDF. 1k30 FPGA-chip documentation, I spent some time on 1K30
RS-5-3-CODE
- RS(5,3)编码器原程序 程序已经调试过 且比较简短-RS(5,3) coder ,this code is very short
Libero8.3
- 介绍了 Actel FPGA 的集成开发环境 IDE 的使用,从软件的安装和设置,以及 通过一个简单的例子说明如何使用 IDE中集成的第三方软件,如:Synplify、ModelSim等,可以帮助读者快速入门,缩短开发时间。-Actel FPGA introduced the use of IDE integrated development environment, from software installation and setup, as well as through a sim
3-8translater
- 3-8译码器的verilog hdl程序,实现3-8译码功能-3-8 decoder verilog hdl procedures to achieve decoding functions 3-8
3_3_mean_diltter(ALU)
- 3*3均值滤波的VHDL语言实现的工程,对红外图像进行有效的去噪处理。这是其中的ALU模块,专门用来测试其延迟状况的模块。-3* 3 mean filter VHDL language works effectively on the infrared image denoising. This is one of the ALU module, designed to test the status of the module delay.
The-Designers-Guide-to-VHDL--Volume-3
- The Designer s Guide to VHDL, Volume 3
Crack_ModelSim_SE_6.3d
- Modsim6.3 Crack and license
Spartan-3-FPGA-Family-Data-Sheet
- Spartan-3 FPGA Family Data Sheet
3-8xianyimaqi
- VHDL语言实现3-8线译码器,带仿真波形图,和管脚分布图-VHDLLanguage 3-8 line decoder
encoder_Z64_all_rate
- Wimax矩阵的LDPC编码器,已通过modelsim仿真测试,并前在altera的FPGA板上通过测试,码率5/6,可进入代码内部修改参数,支持2/3,3/4其他2个码率,数据吞吐量为700M-Wimax based LDPC encoder, modelsim simulation passed, also passed on altera FPGA board, code rate 5/6, also support 2/3,3/4, throughout 700m
Altera-Lab-3
- Altera Lab 3 for DE1 - Manual and Solution
3-8译码器VHDL描述
- 在开发板FPGA:Spartan-3E 系列,型号:XC3S500E,封装:FGT320,速度-4;利用XIlinX编程,使用VHDL语言来描述组合逻辑器件3-8译码器(In the FPGA:Spartan-3E development board series, XC3S500E, FGT320, -4 package: speed; the use of XIlinX programming, using VHDL language to describe the combination
3-8decoder
- 3-8线译码器,输入为3位的二进制数字,进行译码,得到有效数字(3-8 wire decoder, input to 3 bits of binary digit, carry on decoding and get effective number.)
