搜索资源列表
VGA_control_verilogHDL
- 基于FPGA的VGA控制器设计。对外支持普通VGA接口,以600×480的分辨率和60Hz扫描率为例。对内支持NIOSII软核接口。
vga_test
- vga显示源码,可供vga测试,且具有800*600及640*480两种解析度。
FPGA控制VGA显示(Verilog)
- 用FPGA开发板控制VGA显示,以800*600的分辨率,首先在屏幕的正中央依次出现“新”“年”“快”“乐”四个汉字,并分别移动到屏幕的四个角落,接着在屏幕中部从左至右依次出现“Happy New Year”英文字样,然后出现三个由小到大再消失的圆形图标模拟烟花,最后在黑屏中闪烁金星。字体均采用不同颜色,增添喜庆气氛。 本代码是练习VGA控制,ROM调用,时序控制及状态机运用的一个综合实例!
VGA_2c5
- 用VHDL写的,直接在显示器上显示,分辨率为800*600,-Using VHDL written directly in the display shows that a resolution of 800* 600,
ds18b20s4
- 四路DS18B20的verilog HDL 代码,精度为1℃无须转换数据,根据输入地址改变直接输出结果。占用600个LE资源,相对于单路程序,更为精减-Four DS18B20 the verilog HDL code, and an accuracy of 1 ℃ without converting the data, enter the address change in accordance with the direct output. Occupy 600 LE resources,
vga1
- VGA 接口模块,800*600接口时序verilog实现-VGA interface module, 800* 600 interface timing verilog implementation
vga800-600
- Verilog语言实现的 VGA 显示器的 汉字和字符显示!!已经编译成功,可以直接使用-VGA monitor implementation of Verilog language and character display Chinese characters! ! Has been successfully compiled, you can directly use! ! !
vga
- 基于QuartusII 6.0 环境的vga驱动程序,所用芯片为EP1C6Q240C8,开发板时钟50M,显示模式800*600,72Hz,内容是在频幕显示几条直线。-Environment based on QuartusII 6.0 vga drivers, the chips for the EP1C6Q240C8, development board clock 50M, the display mode 800* 600,72 Hz, the frequency content of
DRIVER
- 用于驱动800*600 LCOS的代码,使其显示红、绿、蓝、白、黑、网格线等图片-Used to drive 800* 600 LCOS code to display the red, green, blue, white, black, grid lines, and pictures
PS2-VGA-lcd1602
- 通过PS/2的键盘输入,在VGA(800×600)上显示输入的字符,其显示具有空格、回车、退格,一频显示完后滚动显示的功能。并且也能在LCD1602上显示键值和对应的扫描码。对于初学者具有很好的参考价值,并具有完整的工程、原理介绍、代码注释,希望能给各位朋友带来帮助 -Through PS/2 keyboard input, VGA (800 × 600) display the characters entered, the display has a space, carriage r
VGA
- 这是我自己做的一个FPGA控制VGA,800*600*60,用的是20Mhz倍频到40MHz做的-This is a FPGA project using for VGA control
cpld_uart_TXRX
- max2 cpld 开发的vhdl 完整串口通信程序,TXRX可同时收两个命令 带超时 600门-max2 cpld vhdl developed complete serial communication program, TXRX can simultaneously receive two commands with timeout 600
VGA
- 在分辨率为800 * 600的VGA显示器的行和场各显示一个边长为100的正方形方块移动。 -In a resolution of 800* 600 VGA display of line and field shows a side length is 100 square square of mobile.
VGA_move
- 在分辨率为800*600的VGA显示器的行和场各显示一个边长为100的正方形方块的移动。-In a resolution of 800* 600 VGA display line and field each shows a side length is 100 square square of mobile.
vga_module
- //VGA 800*600,60Hz //red 5 green 6 blue 5 //blue4..blue0 green5..green0 red4..red0-//VGA 800*600,60Hz //red 5 green 6 blue 5 //blue4..blue0 green5..green0 red4..red0
vga_driver
- 基于EP3C16的VGA显示驱动工程。时钟40M,图片存储在FPGA内部的ROM中,VGA显示器分辨力为800*600*60Hz,存储图片需要800*600点(bit),由于EP3C16的ROM不够大,ROM中存储内容为8bit*30000;显示器内容为上下半屏分别显示ROM中的内容,显示图片相同。ROM中的内容由地址线的变化来控制。-Display driver works based EP3C16 of VGA. Clock 40M, pictures stored in the ROM o
NIOSII_VGA_Controller
- Nios II VGA Controller with DMA The Nios II VGA Controller with DMA is an SOPC Builder component which can be added to any SOPC Builder system to provide VGA display capability. The controller is capable of displaying the following resolutions
verilogvga
- 基于DE2-70开发板的VGA接口实现程序,可在VGA屏幕上显示800*600分辨率的图像,刷新频率60Hz-Based on the DE2-70 development board VGA interface implementation procedures, can be displayed on a VGA screen images of the 800* 600 resolution, refresh rate of 60 hz
colorbar
- VGA在800*600分辨率屏上显示竖型彩条10份,扫描时钟是通过例化IP核PLL_CLK进行分频得到40MHz-VGA color display type vertical strip 10 parts, scan clock by instantiating the IP core PLL_CLK performed on 800* 600 resolution screen frequency to be 40MHz
sources_1
- 使用 wtfa pfa方法 混合基搭建 600点fft verilog -Wtfa pfa method using a mixed group to build a 600-point fft verilog