搜索资源列表
PWM_LED.rar
- 基于ALTERA公司NIOSII的LED灯控PWM IP核设计,ALTERA-based company controlled NIOSII the LED lamp PWM IP-core design
EPM240_Uart
- 基于Quartus II的Verilog编写的Uart串口测试程序。数据收发机LED灯测试。-Based on the Verilog Quartus II prepared Uart serial port test program. LED lamp test data transceiver.
liushuideng
- 本实验为LED流水灯实验. 本实验为LED流水灯实验.-In this study, experiments for the LED lights running water. This experiment LED water lamp experiment. This experiment LED water lamp experiment.
cd
- 通过在进程1中检测时钟上升沿,循环累加,触发进程2,一次输出高电平,使灯发光-1 in the process of testing the clock rising edge, cycle accumulate, triggering the process of 2, a high output, so that LED lamp
sin_sample_clock
- EP2C CYCONLY 系列的FPGA时钟测试程序,是由内部时钟分频后,点亮数码显示灯来证明的。绝对好用的程序。编写的执行效率很高-EP2C CYCONLY series FPGA clock test procedure is determined by the internal clock frequency, the lamp lit digital display to prove. Absolute-to-use program. The preparation of the imp
CPLD
- 摘要:本文主要介绍以CPLD 芯片进行十字路口的交通灯的设计,用CPLD 作为交通灯控制器的主控芯片,采用VHDL 语言编写控制程序,利用CPLD的可重复编程和在动态系统重构的特性,大大地提高了数字系统设计的灵活性和通用性。 关键词:CPLD;VHDL;交通灯控制器 中图分类号:TP39 Abstract :This paper introduces the electronic-traffic lamp, which is based on the VHDL and is co
final_5
- 5. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw1、sw2二個,那麼sw2-> sw1-> sw1-> sw2時,表示正確開鎖,會令七節燈管顯示「8」。-5. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw1, sw2 two, then sw2-> s
final_6
- 6. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw1、sw2二個,那麼只要sw2按下且放開後,七節燈管就顯示「2」,而只要sw1按下且放開時,七節燈管就更正顯示值「1」。-6. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw1, sw2 2, then press and rel
final_7
- 7. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw5、sw6二個,那麼只要sw5按下且放開後,七節燈管就顯示「5」,而只要sw6按下且放開時,七節燈管就更正顯示值「6」。-7. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw5, sw6 2, then press and rel
final_8
- 8. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw1、sw2、 sw3三個,只要按下任何的sw1、sw2、 sw3,都會讓七節燈管顯示值加「1」。-8. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw1, sw2, sw3 3, just press any sw1, sw2,
final_9
- 9. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw1、sw2、 sw3、sw4四個,只要按下且放開任何的sw1、sw2鍵,都會讓七節燈管顯示值加「1」,而只要按下且放開任何的sw3、sw4,都會讓七節燈管顯示值加「2」。-9. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw1,
final_10
- 10. 對於按鍵輸入密碼鎖,假設reset後,七節燈管顯示「0」,而且使用sw1、sw2二個按鍵輸入,只要按下sw1鍵,都會讓七節燈管顯示值以每秒之速度加「1」,但放開sw1鍵後就停止。-10. For the key to enter a password lock, assuming that reset after the seven lamp displays " 0" , and the use of sw1, sw2 two key input, as long as
HelloLED
- nios下实现helloled灯点亮 用vhdl语言编写 quartus环境实现-nios achieve helloled lamp lit environment with the vhdl language quartus to achieve
dongtaisaomiao
- VHDL实现led灯的动态扫描,主要对CLK进行分频-VHDL realization led lamp dynamic scan, the main points of the CLK to the frequency
liushuideng
- 基于XILINX公司FPGA的流水灯代码,采用硬件描述语言VHDL-XILINX' s FPGA-based water lamp code, using hardware descr iption language VHDL
DF2C8_02_Key_SW_LED
- FPGA开发板上控制LED灯的例子,详细操作步骤例子中有介绍-FPGA development board controls LED lamp example, the example detailed steps are introduced
lamp-for-street
- 基于CPLD的交通灯控制程序,芯片采用EM570-CPLD for LAMP,by EM570
using-the-gate-light-up-an-LED-lamp
- using the gate light up an LED lamp-Experiment 1 a: using the gate light up an LED lamp
light-a-LED-lamp.
- 在FPGA开发板上点亮一个LED灯,型号为DB4CE15。-FPGA development board to light a LED lamp.