搜索资源列表
sync(shipintongbuxinhao).rar
- 基于QuartusII环境下以模块化的形式做成的视频复合同步信号。,QuartusII-based environment to create the form of modular composite video sync signal.
SDH_module
- SDH帧同步头的检测,并提取其中的语音信息的模块设计-SDH frame sync detection, and extract audio information module design
3Channel_CIS_Processor_with-VHDL.ZIP
- This usefull source for control CIS Sensor and has fallowed functions 1) Read image data frome 3channel 200dpi CIS Sensor 2)Encoder Sync Technoledge for more high resolution analiysys with shared the time divition 3)Psudo Video Ram Read by
costas_loop
- 集中式插入式帧同步发的verilog源代码-concentrative inserted frame sync
count64
- 将5MHz时钟信号分频后得到1.6/3.2秒可选的同步信号,还可接外接同步信号对其进行强制同步-To 5MHz frequency clock signal 1.6/3.2 seconds after the optional sync signal, external sync signal can then be forced synchronization
AudioVMix
- 通过SDI信号的行同步,列同步和场同步,并通过对行和列的像素点进行计数限制来输出处理后的SDI数据-SDI signal through the line of synchronization, the column sync and field sync, and through pairs of rows and columns of pixels counted restrictions to the SDI output of processed data
DecoderSync
- 本程序用来分离出行同步,列同步和场同步信号,分离后可以得到Hs,Vs和,Fs三个同步信号-This procedure is used to separate travel synchronization, the column sync and field sync signals can be separated Hs, Vs, and, Fs 3 sync signal
manchester_encoding
- 用电压的变化表示0和1.规定在每个码元中间发生跳变.高→ 低的跳变表示0,低→ 高的跳变表示为1,也就是用01表示0,用10表示1.每个码元中间都要发生跳变,接收端可将此变化提取出来作为同步信号,使接收端的时钟与发送设备的时钟保持一致.-With the voltage changes that have 0 and 1. Provides that each code element transitions occurring in the middle. High to low transi
VGA_v
- 基于 FPGA 的VGA显示控制器设计(采用Verilog 语言) 控制VGA显示模块 VGA_HS,VGA_VS1,VGA_BLANK时序的发生器。包括测试程序 采用ALTERA Cyclone II系列芯片EP2C8Q208C8N芯片测试成功。-module VGA(CLK_50,RST_N,VGA_HS,VGA_VS1,VGA_BLANK, VGA_CLK,VGA_SYNC,VGA_R,VGA_G,VGA_B) input
asi_framesync
- 从串行TS流中找到同步头,生成标准并行TS流的方法!-Be found in TS stream from the serial sync header to generate the standard method of parallel TS stream!
VHDL
- 1、 输入信号 clk : 时钟(每个象素点的显示时钟) reset : 复位信号 2、 输出信号 vga_hs_control : 行同步 vga_vs_control : 场同步 vga_read_dispaly : 红 vga_green_dispaly : 绿 vga_blue_dispaly : 蓝 3、 技术参数 clk : 24M hs : 30KHZ vs : 57.14HZ -1, input
baudTest_TB
- baud testbenchfor sync and assync serial communication
Verilog1
- 同步字检测程序,Verilog程序,初级编程-Sync word detection procedure, Verilog program, the primary programming
iiscode
- 用Verilog写的一个简单的IIs控制器,分为clkgen时钟分频模块和transcon传输控制模块。其中transcon模块主要部分为一个有限状态机实现的满足IIS标准的输出。 另附一个简单的Testcase以及得到的波形。-Develop an iis controller with verilog hdl. The key parts of iis were departed in two. One is clkgen.v which generate the clk and syn
PCM30_Frame_Sync
- 本程序实现了PCM30的帧同步和失步检测,采用verilog编程,包含了工程文件。-This procedure achieved PCM30 frame synchronization and detection step, using verilog programming, includes the project file.
8bit_up_ise9migration
- sync ram of 258*8 bit you know
VIDEOGEN_PAL
- Spartan-3AN based PAL video sync generator
vga_sync
- 显示器控制程序,控制显示器的场同步和行同步-Display control program to control the display of the vertical sync and horizontal sync
frame
- 长帧同步时钟的产生功能模块,VHDL语言编写-Long frame sync clock generation function modules, VHDL language
vga
- 通过FPGA器件控制RGB信号、行同步信号、场同步信号等信号,并参照有关标准,最后可以实现对VGA显示器的控制。-RGB signal through the control of FPGA devices, the line sync signal, vertical sync signals and other signals, and with reference to the relevant standard VGA monitor can be achieved on the fin
