搜索资源列表
8254-373
- 应用373进行地址锁存的操作8254的源代码,详细情况可向作者联系 连线: A0---Q0 A1---Q1 A2---CS -373 applications for the operation address latch 8254 source code, the details of which can be linked to the authors link : A0 A1 Q0 --- --- --- CS Q1 A2
four-trigger
- 一个使用单片机实现四路触发锁存器的程序,可供初学者学习单片机模拟逻辑芯片的一些简单功能。-MCU four trigger latch program for beginners to learn some simple the microcontroller analog logic chip functions.
SKM_FireServiceInterface
- This an interface program for flip flop emulation. At first pulse at the input pin the apropriate output will latch and at the second pulse will release. Very short and efficient program-This is an interface program for flip flop emulation. At first
szqdq
- 数字抢答器由主体电路与扩展电路组成。优先编码电路、锁存器、译码电路将参赛队的输入信号在显示器上输出;用控制电路和主持人开关启动报警电路,以上两部分组成主体电路。通过定时电路和译码电路将秒脉冲产生的信号在显示器上输出实现计时功能,构成扩展电路。经过布线、焊接、调试等工作后数字抢答器成形。-Answer the number of circuits is controlled by the main circuit and expansion. Priority encoder circuit, l
pipeline_ADC_PLL
- 该文档提出了一种应用于开关电容流水线模数转换器的CMoS预运放一锁存比较 器.该比较器采用UMC混合/射频0.18肛m 1P6M P衬底双阱CMOS工艺设计,工作电压为 1.8 V.该比较器的灵敏度为0.215 mV,最大失调电压为12 mV,差分输入动态范围为1.8 V,分辨率为8位,在40 M的工作频率下,功耗仅为24.4 ttW.基于0.18 gm工艺的仿真结 果验证了比较器设计的有效性.-A CMOS preamplifier-latch comparator used
74HC373
- 74HC/HCT373 Octal D-type transparent latch 3-state-74HC/HCT373 Octal D-type transparent latch 3-state
STC12C-SSD1289-3.2.rar
- STC12C5A60S2+SSD1289_3.2寸屏的驱动代码,软件用8位数据分别发送两次给LCD,采用74HC573对低8位数据进行锁存,然后再发送高8位方式实现LCD的16位数据模式。,Driver code, of STC12C5A60S2+SSD1289_3.2-inch screen of the software with the 8-bit data are sent twice to the LCD latch 74HC573 on the lower 8 bits of dat
msp430g2xx3_ta_uart2400
- 使用定时器一CCR0硬件输出模式和SCCI数据锁 实现UART函数@ 2400波特。软件不能直接读取和 写信给RX和TX别针,相反正确使用输出模式和SCCI数据锁了。使用这些硬件特性消除了ISR 延迟效应作为硬件确保输出和输入位自锁和时机是完美的同步与定时器一个不管其他软件活动。 -Use Timer_A CCR0 hardware output modes and SCCI data latch to implement UART function @ 2400 baud
shu-ma-guan
- 动态扫描数码显示程序 P0口接J3,数据端口 P2.2接 J2 B端子,表示段码锁存 P2.3接 J2 A端子,标志位码锁存- Dynamic scan digital display program P0 port access J3, data port P2.2 connected J2 B terminals, which means that the code segment latch P2.3 connected J2 A terminal flag c
pinlj1
- 频率计用51单片机计数器d触发器锁存器组成高精度频率计-Frequency counter with 51 single counter d flip-flop latch constitute precision frequency meter
