资源列表
Tutorials
- Mentor graphics FPGA设计软件DK design suite PDK tutorial,该软件是基于high level synthesis,使用handle c设计。-Mentor graphics FPGA design software DK design suite PDKs the tutorial, the software is based on high level synthesis, using the handle c design.
sram_fifo_uart
- 用verilog HDL编写的SRAM+FIFO+UART模块,欢迎各位指点 -Welcome to the guidance written in verilog HDL SRAM+FIFO+UART module
sram
- sram的verilog控制程序,有比较详细的介绍,希望有所帮助。-sram verilog control procedures, a more detailed introduction, hope that helps.
verilog_hitag
- 使用verilog语言实现HITAG2加密算法的实现,即硬件实现 已经验证与C语言结果一致-Use the verilog language HITAG2 encryption algorithm realization that the hardware implementation
qpsk_demod_use_FPGA
- 根据软件无线电的思想,提出了一种新颖的数字信号处理算法,对QPSK信号的相位进行数字化处理,从而实现对QPSK信号的解调.该算法允许收发两端载波存在频差,用数字锁相实现收发端载波的同步,在频偏较大的情况下,估算频偏的大小,自适应设置环路的带宽,实现较短的捕获时间和较好的信噪性能。整个设计基于XILINX公司的ISE开发平台,并用Virtex-II系列FPGA实现。用FPGA实现调制解调器具有体积小、功耗低、集成度高、可软件升级、扰干扰能力强的特点,符合未来通信技术发展的方向。-According
ddr2
- ddr2的功能控制模块,3部分,只要调取就可以。-ddr2 control codes
30S_basketball
- 设计了篮球竞赛30秒计时器。此计时器功能齐全,可以直接清零、启动、暂停和连续以及具有光电报警功能,同时应用了七段数码管来显示时间。此计时器有了启动、暂停和连续功能,可以方便地实现断点计时功能,当计时器递减到零时,会发出光电报警信号。-It designed a 30-second timer basketball competition. This timer functions, can be directly cleared, start, pause, and a row and a ph
NIOSII_TFT_COMS
- 带FIFO的ov7670 FPGA应用程序,经测试可用,望采纳。-With the FIFO the ov7670 FPGA applications used by the test, looking to adopt.
niosii-triple-speed-ethernet
- 这是用sopc搭建的一个工程,实现三速以太网的传输。开发版是3c120-This is an engineering sopc structures, triple-speed Ethernet transmission. The Developer Edition is 3c120
ad7928
- ad7928的采集控制,用verilog HDL语言编写,已在测试板上测试程序。-Ad7928 collection control, use verilog HDL language, and has set up a file in the test board test procedure.
ad9850
- 介绍了用FPGA控制DDS产生任意频率范围之内的可调制正弦波,13位BPSK,ASK等。控制字由串口写入。-verilog control AD9850 to get psk ask
shift-register
- 一个8位的左右移位寄存器电路,输入为时钟信号CLK,方向控制信号D, 输出信号为每个寄存器的状态。 -An 8-bit left and right shift register circuit, the input of the clock signal CLK, the direction control signal D, the output signal of the status of each register.