资源列表
Digital_Clock1
- 基于Basys2多功能数字钟 verilog HDL 完整工程文件-Based Basys2 multifunction digital clock verilog HDL complete project file
ml605_PCIe_Gen1_x8_rdf0008_13.2_c
- 基于ML605开发板生成的x8 PCIE验证程序,可在ISE 13.2上正常运行,用户可根据自身需求进行修改-ML605 development board based on the generated x8 PCIE verification process can be run properly in ISE 13.2, the user can modify according to their needs
kc705-pcie-rdf0187-2013.2-c
- 基于KC705开发板的PCIE验证程序,用户在设计开发其他PCIE相关程序时可以参考-PCIE development board based KC705 verification process, users in the design and development of other related procedures can refer PCIE
MAX121_test
- max121,ad采集芯片,spi接口,fpga测试逻辑,verilog语言-max121, ad capture chip, spi interfaces, fpga test logic, verilog language
Tetris_1
- verilog HDL编写的俄罗斯方块程序,包含游戏控制,得分统计,VGA,PS2键盘控制等模块-verilog HDL Tetris program, including game control, Won, VGA, PS2 keyboard control modules
BISS-B---Stimulate_OK
- BISS-B 源代码。包含传感器模式和寄存器模式-BISS-B source code. Includes sensor mode and register mode
Dec_mul
- 时间同步后即可确定每帧数据的起始位置,这样就能完整的截取下每一帧。但是,数据中还带有频偏信息。在常规的通信系统中,多普勒很小仅仅会带来很小的频偏,但是在大多普勒的情况下,频偏将非常大,20马赫的速度将会带来将近34K的频偏。因此,如何很好的纠正频偏即为本系统的难点。 OFDM中,我们将大于子载波间隔倍数的频偏称为整数倍频偏,而将小于一个子载波间隔的频偏称为小数倍频偏。频偏矫正精度只要能保证小于十分之一倍的子载波间隔,频偏就不会对均衡和解调造成影响。本文中我们借鉴这种思想,由于硬件资源限制,我
XILINX DDR2
- xilinx ddr2 ip核的verilog例子
SDRAM_Test
- SDRAM Verilog HDL 测试代码,含有时序约束。-SDRAM Verilog HDL test code contains timing constraints.
verilog_ad7671
- 基于FPGA的AD7671控制代码,是基于verilog语言的,很实用,希望对大家有所帮助-AD7671 FPGA-based control code is based on verilog language, it is practical, we hope to help
COSTAS_LOOP
- 使用ISE12.1编写的Costas环,用于载波恢复,直接使用了IP核中的FIR和DDS模块-Use ISE12.1 written Costas loop for carrier recovery, the direct use of the IP core of FIR and DDS module
16QAM
- 使用verilog编写的16QAM调制解调代码,可用于quartus和ISE,因为不包含FIR,只能用于仿真,不能用于实际通信-Verilog prepared using 16QAM modulation and demodulation code can be used quartus and ISE, because they do not contain FIR, only for simulation and not for actual communication